World Library  
Flag as Inappropriate
Email this Article


Article Id: WHEBN0006330871
Reproduction Date:

Title: Gddr5  
Author: World Heritage Encyclopedia
Language: English
Subject: GeForce 500 series, Toshiba Qosmio, GDDR4, PlayStation 4, Radeon HD 4000 series
Publisher: World Heritage Encyclopedia


GDDR5, an abbreviation for double data rate type five synchronous graphics random access memory, is a modern type of synchronous graphics random access memory (SGRAM) with a high bandwidth ("double data rate") interface designed for use in graphics cards, game consoles, and high-performance computation.[1]


Like its predecessor, GDDR4, GDDR5 is based on DDR3 SDRAM memory, which has double the data lines compared to DDR2 SDRAM. GDDR5 also uses 8-bit wide prefetch buffers similar to GDDR4 and DDR3 SDRAM. GDDR5 SGRAM conforms to the standards which were set out in the GDDR5 specification by the JEDEC. SGRAM is single-ported. However, it can open two memory pages at once, which simulates the dual-port nature of other VRAM technologies. It uses an 8N-prefetch architecture and DDR interface to achieve high performance operation and can be configured to operate in ×32 mode or ×16 (clamshell) mode which is detected during device initialization. The GDDR5 interface transfers two 32-bit wide data words per write clock (WCK) cycle to/from the I/O pins. Corresponding to the 8N-prefetch, a single write or read access consists of a 256-bit wide two CK clock cycle data transfer at the internal memory core and eight corresponding 32-bit wide one-half WCK clock cycle data transfers at the I/O pins.

GDDR5 operates with two different clock types. A differential command clock (CK) as a reference for address and command inputs, and a forwarded differential write clock (WCK) as a reference for data reads and writes, that runs at twice the CK frequency. Being more precise, the GDDR5 SGRAM uses a total of three clocks: two write clocks associated with two bytes (WCK01 and WCK23) and a single command clock (CK). Taking a GDDR5 with 5 Gbit/s data rate per pin as an example, the CK clock runs with 1.25 GHz and both WCK clocks at 2.5 GHz. The CK and WCKs are phase aligned during the initialization and training sequence. This alignment allows read and write access with minimum latency.

A single 32-bit GDDR5 chip has about 67 signal pins and the rest are power and grounds in the 170 BGA package.

Latency (ns)

Hynix 1Gbit gddr5 2750Mhz@ 5.5Gbps timings from datasheet on page 133.[2]

Timings GDDR5
CAS 10.6ns
tRCD 12ns
tRP 12ns
tRAS 28ns
tRC 40ns

Commercial implementation

In 2007, Qimonda, a spin-off of Infineon, demonstrated and sampled GDDR5,[3] and released a paper about the technologies behind GDDR5.[4] As of May 10, 2008, Qimonda announced volume production of 512 Mb GDDR5 components rated at 3.6 Gbit/s (900 MHz), 4.0 Gbit/s (1 GHz), and 4.5 Gbit/s (1.125 GHz).[5] Hynix Semiconductor introduced the industry's first 60 nm class "1 Gb" (10243 bit) GDDR5 memory in 2007. It supported a bandwidth of 20 GB/s on a 32-bit bus, which enables memory configurations of 1 GB at 160 GB/s with only 8 circuits on a 256-bit bus. The following year, in 2008, Hynix bested this technology with its 50 nm class "1 Gb" GDDR5 memory.

On November 20, 2009, Elpida Memory announced the opening of the company's Munich Design Center, responsible for Graphics DRAM (GDDR) design and engineering. Elpida received GDDR design assets from Qimonda AG in August 2009 after Qimonda's bankruptcy. The design center has approximately 50 employees and is equipped with high-speed memory testing equipment for use in the design, development and evaluation of Graphics memory.[6][7] On July 31, 2013, Elpida became a fully owned subsidiary of Micron Technology and based on current public LinkedIn professional profiles, Micron continues to operate the Graphics Design Center in Munich.[8][9]

Hynix 40 nm class "2 Gb" (2 * 10243 bit) GDDR5 was released in 2010. It operates at 7 GHz effective clock-speed and processes up to 28 GB/s.[10][11] "2 Gb" GDDR5 memory chips will enable graphics cards with 2 GB or more of onboard memory with 224 GB/s or higher peak bandwidth. On June 25, 2008, AMD became the first company to ship products using GDDR5 memory with its Radeon HD 4870 video card series, incorporating Qimonda's 512 MB memory modules at 3.6 Gbit/s bandwidth.[12][13]

In June 2010, Elpida Memory announced the company's 2 Gb GDDR5 memory solution, which was developed at the company's Munich Design Center. The new chip can work at up to 7 GHz effective clock-speed and will be used in graphics cards and other high bandwidth memory applications.[14]

"4 Gb" (4 * 10243 bit) GDDR5 components became available in the third quarter of 2013. Initially released by Hynix, Micron Technology quickly followed up with their implementation releasing in 2014. On February 20, 2013, it was announced that the PlayStation 4 will use sixteen 4 Gb GDDR5 memory chips for a total of 8 GB of GDDR5 @ 176 Gbit/s (CK 1.375 GHz and WCK 2.75 GHz) as combined system and graphics RAM for use with its AMD-powered System on a chip comprising 8 Jaguar cores, 1152 GCN shader processors and AMD TrueAudio.[15] Product teardowns later confirmed the implementation of 4 Gb based GDDR5 memory in the PlayStation 4.[16][17]

In February 2014, as a result of its acquisition of Elpida, Micron Technology added 2-and-4 Gb GDDR5 products into the company's portfolio of graphics memory solutions.[18]

As of January 15, 2015, Samsung Electronics announced in a press release that it had begun mass production of "8 Gb" (8 * 10243 bit) GDDR5 memory chips based on a 20 nm fabrication process. To meet the demand of higher resolution displays (such as 4K) becoming more mainstream, higher density chips are required in order to facilitate larger frame buffers for graphically intensive computation, namely PC gaming and other 3D rendering. Increased bandwidth of the new high-density modules equates to 8 Gbit/s per pin x 170 pins on the BGA package x 32-bits per I/O cycle, or 256 Gbit/s effective bandwidth per chip.[19]

On January 6, 2015, Micron Technology President Mark Adams announced the successful sampling of 8 Gb GDDR5 on the company's fiscal Q1-2015 earnings call.[20][21] The company then announced, on January 25th, 2015, that it had begun commercial shipments of GDDR5 using a 20 nm process technology.[22][23][24] The formal announcement of Micron's 8 Gb GDDR5 appeared in the form of a blog post by Kristopher Kido on the company's website September 1, 2015.[25][26]

See also


  1. ^ Micron TN-ED-01: GDDR5 SGRAM Introduction. Accessed April 11, 2014
  2. ^
  3. ^ Register report. Retrieved November 2, 2007.
  4. ^ Qimonda GDDR5 White Paper
  5. ^ GDDR5 in Production, New Round of Graphics Cards War Imminent., retrieved May 11, 2008
  6. ^
  7. ^
  8. ^
  9. ^
  10. ^ Hynix 1H '11 Product Catalog, page 8. Accessed July 24, 2014.
  11. ^ Hynix H5GQ2H24AFR Product Overview. Accessed July 24, 2014.
  12. ^ Qimonda Press Release. May 21, 2008
  13. ^ AMD Press Release. June 25, 2008
  14. ^
  15. ^
  16. ^
  17. ^
  18. ^
  19. ^
  20. ^
  21. ^
  22. ^
  23. ^
  24. ^
  25. ^
  26. ^

External links

  • Introduction To GDDR5 SGRAM(by ELPIDA)
  • Making Accurate Measurements on GDDR5 Memory Systems
  • GDDR5 Pinout and Description
This article was sourced from Creative Commons Attribution-ShareAlike License; additional terms may apply. World Heritage Encyclopedia content is assembled from numerous content providers, Open Access Publishing, and in compliance with The Fair Access to Science and Technology Research Act (FASTR), Wikimedia Foundation, Inc., Public Library of Science, The Encyclopedia of Life, Open Book Publishers (OBP), PubMed, U.S. National Library of Medicine, National Center for Biotechnology Information, U.S. National Library of Medicine, National Institutes of Health (NIH), U.S. Department of Health & Human Services, and, which sources content from all federal, state, local, tribal, and territorial government publication portals (.gov, .mil, .edu). Funding for and content contributors is made possible from the U.S. Congress, E-Government Act of 2002.
Crowd sourced content that is contributed to World Heritage Encyclopedia is peer reviewed and edited by our editorial staff to ensure quality scholarly research articles.
By using this site, you agree to the Terms of Use and Privacy Policy. World Heritage Encyclopedia™ is a registered trademark of the World Public Library Association, a non-profit organization.

Copyright © World Library Foundation. All rights reserved. eBooks from World Library are sponsored by the World Library Foundation,
a 501c(4) Member's Support Non-Profit Organization, and is NOT affiliated with any governmental agency or department.